Study guide of JKU Linz
Seitenbereiche:
Sprachauswahl:
Sprache:
DE
[
EN
]
.
Studienhandbuch-Login
User ID
Password
.
Menü
Overview
All curricula
External tools
KUSSS
Auwea NG
Positionsanzeige
Electronics and Information Technology
»
Mandatory subjects
»
Hardware Design
Inhalt
[
289HWDEHWVK20
]
KV
Hardware Design using VHDL
Versionsauswahl
Version
2023W
2020W
Es ist eine neuere Version
2023W
dieser LV im Curriculum Master's programme Electronics and Information Technology 2024W vorhanden.
Workload
Education level
Study areas
Responsible person
Hours per week
Coordinating university
3 ECTS
B3 - Bachelor's programme 3. year
(*)
Informationselektronik
Timm Ostermann
2 hpw
Johannes Kepler University Linz
Detailed information
Original study plan
Bachelor's programme Electronics and Information Technology 2020W
Objectives
An in-depth introduction to vhdl
Subject
hardware description language
y-diagram and vhdl
vhdl coding
vhdl modeling
vhdl simulation cycle
testbench
synthesis
Criteria for evaluation
oral exam and/or written exam, written exercise report
Methods
lectures and exercises
Language
German
Changing subject?
No
Further information
Until term 2020S known as: 289TEINHEVK17 KV Hardware Design using VHDL
Earlier variants
They also cover the requirements of the curriculum (from - to)
289TEINHEVK17: KV Hardware Design using VHDL (2017W-2020S)
On-site course
Maximum number of participants
35
Assignment procedure
Assignment according to sequence